stm32 /stm32h5 /STM32H503 /SBS /SBS_CFGR2

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as SBS_CFGR2

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)CLL 0 (B_0x0)SEL 0 (B_0x0)PVDL 0 (B_0x0)ECCL

PVDL=B_0x0, SEL=B_0x0, CLL=B_0x0, ECCL=B_0x0

Description

SBS Class B register

Fields

CLL

core lockup lock This bit is set by software and cleared only by a system reset. It can be used to enable and lock the lockup (HardFault) output of Cortex-M33 with TIM1 break inputs.

0 (B_0x0): lockup output disconnected from timer break inputs

1 (B_0x1): lockup output connected to timer break inputs

SEL

SRAM ECC error lock This bit is set by software and cleared only by a system reset. It can be used to enable and lock the SRAM double ECC error signal with break input of TIM1.

0 (B_0x0): SRAM double ECC error flag disconnected from timer break inputs

1 (B_0x1): SRAM double ECC error flag connected to timer break inputs

PVDL

PVD lock This bit is set by software and cleared only by a system reset. It can be used to enable and lock the PVD connection with TIM1 break inputs.

0 (B_0x0): PVD interrupt disconnected from timer break inputs. PVD_EN and PVD_SEL[2:0] in the PWR registers are read/write.

1 (B_0x1): PVD interrupt is connected to timer break inputs. PVD_EN and PVD_SEL[2:0] in the PWR registers are read only

ECCL

ECC lock This bit is set and cleared by software. It can be used to enable and lock the Flash memory double ECC error with break input of TIM1.

0 (B_0x0): double ECC error flag disconnected to timer break inputs

1 (B_0x1): double ECC error flag connected to timer break inputs

Links

()