stm32 /stm32h5 /STM32H523 /ICACHE /ICACHE_IER

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as ICACHE_IER

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)BSYENDIE 0 (B_0x0)ERRIE

ERRIE=B_0x0, BSYENDIE=B_0x0

Description

ICACHE interrupt enable register

Fields

BSYENDIE

interrupt enable on busy end

0 (B_0x0): interrupt disabled on busy end

1 (B_0x1): interrupt enabled on busy end

ERRIE

interrupt enable on cache error

0 (B_0x0): interrupt disabled on error

1 (B_0x1): interrupt enabled on error

Links

()