stm32 /stm32h5 /STM32H523 /RCC /RCC_APB1HLPENR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as RCC_APB1HLPENR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)UART9LPEN 0 (B_0x0)UART12LPEN 0 (B_0x0)DTSLPEN 0 (B_0x0)LPTIM2LPEN 0 (B_0x0)FDCANLPEN 0 (B_0x0)UCPD1LPEN

UART9LPEN=B_0x0, DTSLPEN=B_0x0, UCPD1LPEN=B_0x0, FDCANLPEN=B_0x0, LPTIM2LPEN=B_0x0, UART12LPEN=B_0x0

Description

RCC APB1 sleep clock register

Fields

UART9LPEN

UART9 clock enable during Sleep mode

0 (B_0x0): UART9 peripheral clock disabled during Sleep mode

1 (B_0x1): resets UART9 peripheral clock enabled during Sleep mode (default after reset)

UART12LPEN

UART12 clock enable during Sleep mode

0 (B_0x0): UART12 peripheral clock disabled during Sleep mode

1 (B_0x1): UART12 peripheral clock enabled during Sleep mode (default after reset)

DTSLPEN

DTS clock enable during Sleep mode

0 (B_0x0): DTS peripheral clock disabled during Sleep mode

1 (B_0x1): DTS peripheral clock enabled during Sleep mode (default after reset)

LPTIM2LPEN

LPTIM2 clock enable during Sleep mode

0 (B_0x0): LPTIM2 peripheral clock disabled during Sleep mode

1 (B_0x1): LPTIM2 peripheral clock enabled during Sleep mode (default after reset)

FDCANLPEN

FDCAN1 and FDCAN2 peripheral clock enable during Sleep mode

0 (B_0x0): FDCAN1 and FDCAN2 peripheral clock disabled during Sleep mode

1 (B_0x1): FDCAN1 and FDCAN2 peripheral clock enabled during Sleep mode (default after reset)

UCPD1LPEN

UCPD1 clock enable during Sleep mode

0 (B_0x0): UCPD peripheral clock disabled during Sleep mode

1 (B_0x1): UCPD peripheral clock enabled during Sleep mode (default after reset)

Links

()