stm32 /stm32h5 /STM32H533 /FLASH /FLASH_OPTSR_PRG

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as FLASH_OPTSR_PRG

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0BOR_LEV 0 (B_0x0)BORH_EN 0 (B_0x0)IWDG_SW 0 (B_0x0)WWDG_SW 0 (B_0x0)NRST_STOP 0 (B_0x0)NRST_STDBY 0PRODUCT_STATE0 (B_0x0)IO_VDD_HSLV 0 (B_0x0)IO_VDDIO2_HSLV 0 (B_0x0)IWDG_STOP 0 (B_0x0)IWDG_STDBY 0BOOT_UBE0 (B_0x0)SWAP_BANK

IWDG_SW=B_0x0, SWAP_BANK=B_0x0, NRST_STOP=B_0x0, IWDG_STOP=B_0x0, BORH_EN=B_0x0, IO_VDDIO2_HSLV=B_0x0, IWDG_STDBY=B_0x0, IO_VDD_HSLV=B_0x0, NRST_STDBY=B_0x0, WWDG_SW=B_0x0

Description

FLASH option status register

Fields

BOR_LEV

Brownout level option configuration bit

1 (B_0x1): BOR Level 2, the threshold level is medium (around 2.

2 (B_0x2): BOR Level 3, the threshold level is high (around 2.

BORH_EN

Brownout high enable configuration bit

0 (B_0x0): disabled

1 (B_0x1): enabled

IWDG_SW

IWDG control mode option configuration bit

0 (B_0x0): IWDG watchdog is controlled by hardware

1 (B_0x1): IWDG watchdog is controlled by software

WWDG_SW

WWDG control mode option configuration bit

0 (B_0x0): WWDG watchdog is controlled by hardware

1 (B_0x1): WWDG watchdog is controlled by software

NRST_STOP

Core domain Stop entry reset option configuration bit

0 (B_0x0): a reset is generated when entering Stop mode on core domain

1 (B_0x1): no reset generated when entering Stop mode on core domain.

NRST_STDBY

Core domain Standby entry reset option configuration bit

0 (B_0x0): a reset is generated when entering Standby mode on core domain

1 (B_0x1): no reset generated when entering Standby mode on core domain.

PRODUCT_STATE

Life state code (based on Hamming 8,4).

IO_VDD_HSLV

High-speed IO at low VDD voltage configuration bit.

0 (B_0x0): High-speed IO at low Vless thansub>DDless than/sub> voltage feature disabled (Vless thansub>DDless than/sub> can exceed 2.

1 (B_0x1): High-speed IO at low Vless thansub>DDless than/sub> voltage feature enabled (Vless thansub>DDless than/sub> remains below 2.

IO_VDDIO2_HSLV

High-speed IO at low Vless thansub>DDIO2less than/sub> voltage configuration bit.

0 (B_0x0): High-speed IO at low Vless thansub>DDIO2less than/sub> voltage feature disabled (Vless thansub>DDIO2less than/sub> can exceed 2.

1 (B_0x1): High-speed IO at low Vless thansub>DDIO2less than/sub> voltage feature enabled (Vless thansub>DDIO2less than/sub> remains below 2.

IWDG_STOP

IWDG Stop mode freeze option status bit

0 (B_0x0): Independent watchdog frozen in system Stop mode

1 (B_0x1): Independent watchdog keep running in system Stop mode.

IWDG_STDBY

IWDG Standby mode freeze option status bit

0 (B_0x0): Independent watchdog frozen in Standby mode

1 (B_0x1): Independent watchdog keep running in Standby mode.

BOOT_UBE

Available only on cryptography enabled devices.

180 (B_0xB4): OEM-iRoT (user flash) selected.

195 (B_0xC3): ST-iRoT (system flash) selected

SWAP_BANK

Bank swapping option configuration bit

0 (B_0x0): Bank1 and Bank2 not swapped

1 (B_0x1): Bank1 and Bank2 swapped

Links

()