stm32 /stm32h7 /STM32H7A3 /RCC /RCC_APB3ENR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as RCC_APB3ENR

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)LTDCEN 0 (B_0x0)WWDGEN

WWDGEN=B_0x0, LTDCEN=B_0x0

Fields

LTDCEN

LTDC clock enable Provides the clock (ltdc_pclk, ltdc_aclk, ltdc_ker_ck) to the LTDC block. Set and reset by software.

0 (B_0x0): LTDC peripheral clock disabled (default after reset)

1 (B_0x1): LTDC peripheral clock provided to the LTDC block

WWDGEN

WWDG clock enable Set by software, and reset by hardware when a system reset occurs. Note that in order to work properly, before enabling the WWDG, the bit WW1RSC must be set to 1.

0 (B_0x0): WWDG peripheral clock disable (default after reset)

1 (B_0x1): WWDG peripheral clock enabled

Links

()