stm32 /stm32n6 /STM32N645 /TIM15 /TIM15_EGR

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as TIM15_EGR

15 1211 87 43 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)UG 0 (B_0x0)CC1G 0 (CC2G)CC2G 0 (B_0x0)COMG 0 (B_0x0)TG 0 (B_0x0)BG

TG=B_0x0, BG=B_0x0, COMG=B_0x0, CC1G=B_0x0, UG=B_0x0

Description

TIM15 event generation register

Fields

UG

Update generation

0 (B_0x0): No action

1 (B_0x1): Reinitialize the counter and generates an update of the registers. Note that the prescaler counter is cleared too (anyway the prescaler ratio is not affected).

CC1G

Capture/Compare 1 generation

0 (B_0x0): No action

CC2G

Capture/Compare 2 generation

COMG

Capture/Compare control update generation

0 (B_0x0): No action

1 (B_0x1): When the CCPC bit is set, it is possible to update the CCxE, CCxNE and OCxM bits

TG

Trigger generation

0 (B_0x0): No action

1 (B_0x1): The TIF flag is set in TIM15_SR register. Related interrupt or DMA transfer can occur if enabled

BG

Break generation

0 (B_0x0): No action

1 (B_0x1): A break event is generated. MOE bit is cleared and BIF flag is set. Related interrupt or DMA transfer can occur if enabled.

Links

()