stm32 /stm32n6 /STM32N647 /PWR /PWR_BDCR2

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as PWR_BDCR2

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (B_0x0)BKPRBSEN

BKPRBSEN=B_0x0

Description

PWR backup domain control register 2

Fields

BKPRBSEN

Backup RAM backup supply enable (used to maintain BKPRAM content in Standby and Vless thansub>BATless than/sub> modes).

0 (B_0x0): BKPSRAM backup supply disabled

1 (B_0x1): BKPSRAM backup supply enabled

Links

()