stm32 /stm32wb0 /STM32WB05 /PWRC /CR2

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CR2

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (PVDE)PVDE 0 (B_0x0)PVDLS0 (DBGRET)DBGRET 0 (B_0x0)RAMRET1 0 (GPIORET)GPIORET 0 (B_0x0)ENTS

ENTS=B_0x0, RAMRET1=B_0x0, PVDLS=B_0x0

Description

CR2 register

Fields

PVDE

PVDE Programmable Voltage Detector Enable When this bit is set the Power Voltage Detector is enabled

PVDLS

PVDLS[2:0] Programmable Voltage Detector Level selection then PVDO=1)

0 (B_0x0): 2.05 V - Lowest level

1 (B_0x1): 2.20 V

2 (B_0x2): 2.36 V

3 (B_0x3): 2.52 V

4 (B_0x4): 2.64 V

5 (B_0x5): 2.81 V

6 (B_0x6): 2.91 V - Highest level

7 (B_0x7): External input analog voltage (compare internally to VBGP; When external input <VBGP

DBGRET

DBGRET: PA2 and PA3 retention enable after DEEPSTOP 0: PA2, PA3 don’t retain their status exiting from DEEPSTOP. (default) 1: PA2, PA3 retain their status exiting from DEEPSTOP.

RAMRET1

RAMRET1: RAM1 retention during low power mode

0 (B_0x0): RAM1 bank is disabled during low power mode (by default)

1 (B_0x1): RAM1 bank is powered during low power mode

GPIORET

GPIORET: GPIO retention enable. 0: GPIO don’t retain their status during DEEPSTOP and exiting from DEEPSTOP (default) 1: GPIO retain their status during DEEPSTOP and exiting from DEEPSTOP. Note: it’s mandatory to ensure this bit is set before entering DEEPSTOP unless DBRG.DEEPSTOP2 bit is set.

ENTS

ENTS: Enable Temperature Sensor

0 (B_0x0): Temperature sensor is disabled

1 (B_0x1): Temperature sensor is enabled

Links

()