stm32 /stm32wl /STM32WL5x_CM4 /DBGMCU /C2APB1FZR2

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as C2APB1FZR2

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (DBG_LPTIM2_STOP)DBG_LPTIM2_STOP 0 (DBG_LPTIM3_STOP)DBG_LPTIM3_STOP

Description

DBGMCU CPU2 APB1 Peripheral Freeze Register 2 [dual core device

Fields

DBG_LPTIM2_STOP

DBG_LPTIM2_STOP

DBG_LPTIM3_STOP

DBG_LPTIM3_STOP

Links

()